Customer Support: 131 242

  • Shopping Cart
    There are no items in your cart
Please Select Your Option.
It seems you are away from your “home” country. Do you wish to be re-directed to your “home” store? If you choose “YES”, you will see product, taxation, and shipping information relevant to your country. If you select “NO”, the current store's conditions will apply.
We noticed you’re not on the correct regional site. Switch to our AMERICAS site for the best experience.
Dismiss alert

JEDEC JESD82-531A:2024

Current

Current

The latest, up-to-date edition.

DDR5 Clock Driver Definition (DDR5CK01)

Available format(s)

Hardcopy , PDF

Language(s)

English

Published date

01-01-2024

This document defines standard specifications of DC interface parameters, switching parameters, and test loading for definition of the DDR5 Clock Driver (CKD) for re-driving the DCK for CUDIMM, CSODIMM and CAMM applications.

DocumentType
Standard
Pages
114
PublisherName
JEDEC Solid State Technology Association
Status
Current
Supersedes

JEDEC JESD79-5B:2022 DDR5 SDRAM
JEDEC JESD403-1B:2022 JEDEC Module Sideband Bus(SidebandBus)
ANSI/ESDA/JEDEC JS-001:2017 ESDA/JEDEC Joint Standard for Electrostatic Discharge Sensitivity Testing - Human Body Model (HBM) - Component Level<br>

Free

Access your standards online with a subscription

Features

  • Simple online access to standards, technical information and regulations.

  • Critical updates of standards and customisable alerts and notifications.

  • Multi-user online standards collection: secure, flexible and cost effective.